当前位置:首页 > 工业控制 > 电子设计自动化
[导读]Lattice 公司的ispClock 5400D是用于时钟分配的在系统可编程的超低抖动的零延迟通用扇出的缓冲器,集成了超低抖动时钟源CleanClock PLL和FlexiClock 输出区块,可编程差分输出标准,单个使能控制:LVDS, LVPECL, HSTL, S

Lattice 公司的ispClock 5400D是用于时钟分配的在系统可编程的超低抖动的零延迟通用扇出的缓冲器,集成了超低抖动时钟源CleanClock PLL和FlexiClock 输出区块,可编程差分输出标准,单个使能控制:LVDS, LVPECL, HSTL, SSTL, HCSL, MLVDS.主要用在SERDES的低成本时钟源,ATCA, MicroTCA, AMC, PCI Express以及差分时钟分配等.本文介绍了ispClock 5400D系列主要特性,功能方框图,以及ispClock5400D评估板主要特性,电路图和材料清单(BOM).

ispClock 5400D Family In-System Programmable, Ultra-Low Jitter Zero Delay and Fan-Out Buffer,Differential

The ispClock5400D family integrates a CleanClock PLL and a FlexiClock Output block. The CleanClock PLL pro-vides an ultra-low-jitter clock source to a set of four V-dividers. The FlexiClock output block receives the clock out-put from these V-dividers through an output switch matrix and distributes them to the output pin using a programmable logic interface. There are two members in the ispClock5400D family, the ispClock5410D (10-output FlexiCLock block) and the ispClock5406D (6-output FlexiClock block). Each of the outputs may be independently configured to support separate I/O standards (LVDS, LVPECL, SSTL, HSTL, MLVDS, HCSL) and output frequency. In addition, the skew of each of the outputs can be independently controlled. All configuration information is stored on-chip in non-volatile E2CMOS® memory. The ispClock5400D devices provide extremely low propagation delay (zero-delay) from input to output using the CleanClock PLL. The PLL VCO output clock frequency is divided down by a set of four V- dividers. The output fre-quencies from these V-dividers, fVCO ÷ 2, fVCO ÷ 4, fVCO ÷ 8 and fVCO ÷ 16 are connected to the output routing matrix. The output routing matrix enables any output pin to derive its clock from any of the V-dividers outputs. Addi-tionally, the reference input clock can be connected directly to any output through the output routing matrix. The FlexiClock block supports dual skew mechanisms: Phase Skew Control and Time Skew Control. These skew control mechanisms enable fixed output clock skew control during power-up and variable skew during operation. The ispClock5400D device can be configured to operate in four modes: zero delay buffer mode, dual non-zero delay buffer mode, non-zero delay buffer mode with output dividers, and combined zero-delay and non-zero delay buffer mode. The I2C interface can be used to dynamically control the ispClock5400D configuration: Output clock frequency, Phase Skew, Time skew, Fan-out buffer mode, Output enable. The core functions of both members of the ispClock5400D family are identical.

ispClock 5400D主要特性:

CleanClock™ PLL

FlexiClock™ I/O

? Ultra Low Period Jitter 2.5ps

? Ultra Low Phase Jitter 6.5ps

? Fully Integrated High-Performance PLL

•Programmable lock detect

•Four output dividers

•Programmable on-chip loop filter

•Compatible with Spread Spectrum clocks

•Internal/external feedback

? Flexible Clock Reference and External Feedback Inputs

•Programmable differential input reference/feed-back standards - LVDS, LVPECL, HSTL, SSTL, HCSL, MLVDS

•Programmable termination

•Clock A/B selection multiplexer

? 40 MHz to 400 MHz Input/Output Operation

? Dual Programmable Skew Per Output

•Programmable phase adjustment - 16 settings; minimum step size 156 ps-Up to +/- 9.4 ns skew range- Coarse and fine adjustment modes

•Programmable time delay adjustment - 16 settings; 18 ps

? Dynamic Skew Control Through I2C

? Low Output-to-Output Skew (<100ps)

? Up to 10 Programmable Fan-out Buffers

•Programmable differential output standards and individual enable controls - LVDS, LVPECL, HSTL, SSTL, HCSL, MLVDS

•Up to 10 banks with individual VCCO and GND - 1.5V, 1.8V, 2.5V, 3.3V

? All I/Os are Hot Socket Compliant

? Operating Modes

•Fan-out buffer with programmable output skew control

•Zero delay buffer with dual programmable skew controls

? Dynamic Reconfiguration through I2C

? Full JTAG Boundary Scan Test In-System Programming Support

? Exceptional Power Supply Noise Immunity

? Commercial (0°to 70℃) and Industrial (-40°to 85℃) Temperature Ranges 48-Pin and 64-pin QFNS Packages

ispClock 5400D应用:

•Low-cost clock source for SERDES

•ATCA, MicroTCA, AMC, PCI Express

•Differential Clock Distribution

•Generic Source Synchronous Clock Management

•Zero-delay clock buffer

图1.ispClock 5400D方框图

图2.ispClock5410D 功能方框图

图3.ispClock5406D功能方框图

ispClock5400D评估板

This board features an ispClock5406D device that provides in-system-programmable zero delay universal fan-out buffers for use in clock distribution applications. The on-board ispClock5406D is a 6-output clock distribution IC. Differential ultra low skew outputs are organized with two banks per group. Each bank may be independently con-figured to support separate I/O standards (LVDS, LVPECL, HSTL, SSTL, HCSL, and MLVDS) and output fre-quency. In addition, each output provides independent programmable control of phase and time skew. All configuration information is stored on-chip in non-volatile E2CMOS® memory.

ispClock5400D评估板主要特性:

The ispClock5400D Evaluation Board package includes:

• ispClock5400D Evaluation Board

– The board features the following on

-board components and circuits: ispClock5406D programmable clock (ispPAC-CLK5406D-01SN48I)

– Crystal oscillator circuits

– Can oscillator circuit landing

– Resistor networks

– SMA connectors

– Power jack

Test and JTAG interface headers

• Pre-loaded Base Demo – The kit includes a pre-loaded demo design that highlights key performance character-istics of the ispClock5406D device.

• Lattice ispDOWNLOAD™ Cable (HW-USBN-2A)– The ispDOWNLOAD cable provides a hardware connection for in-system programming of the ispClock5406D device.

• User’s Guide – Provides information on powering, connecting lab equipment, and using the board as a clock source for various Lattice FPGA evaluation boards. The contents of this user’s guide include demo operation, top-level functional descriptions of the various portions of the evaluation board, descriptions of the on-board con-nectors, switches and a complete set of schematics.

• QuickSTART Guide – Provides information on connecting the evaluation board, running the pre-loaded evalua-tion demo.

图4.ispClock5400D评估板外形图

图5.ispClock5400D评估板电路图(1)

图6.ispClock5400D评估板电路图(2)

图7.ispClock5400D评估板电路图(3)

图8.ispClock5400D评估板电路图(4)

图9.ispClock5400D评估板电路图(5)

图10.ispClock5400D评估板电路图(6)

图11.ispClock5400D评估板电路图(7)

图12.ispClock5400D评估板电路图(8)

图13.ispClock5400D评估板电路图(9)

ispClock5400D评估板材料清单(BOM):


详情请见:
http://www.latticesemi.com/documents/DS1025.pdf?jsessionid=f030912b1e4f2710c9707b3c5c122a422b25



本站声明: 本文章由作者或相关机构授权发布,目的在于传递更多信息,并不代表本站赞同其观点,本站亦不保证或承诺内容真实性等。需要转载请联系该专栏作者,如若文章内容侵犯您的权益,请及时联系本站删除。
换一批
延伸阅读

如今,无线充电已经广为人知,不再是一个新鲜词汇,众多行业对这一技术的接受度越来越高,其相比传统的有线插拔、触点方式,优势明显。

关键字: 无线 充电 解决方案

通过按键操作,可使数码管显示不同类别的实时数据和运行参数,数据名称数码管显示 3 位符号,第一位为字母,表示当前正在查看的数据类别,后面两位用数字表示正在查看数据的编号。 数据类别用字母表示, F 表示频率类别,...

关键字: 振弦采集仪 振弦传感器 工程监测 工程设备 无线网络 解决方案

1、开机 VTN4XX 有四个开机途径,手动开机、自动定时开机和上电开机、信号触发开机。 上电开机:当“工作模式拨码开关” 第 4 位为 ON 时,直接连接外部电源即可开机。 自动开机:设备根据预设的时间间隔自动...

关键字: 振弦采集仪 振弦传感器 工程监测 工程设备 无线网络 解决方案

VTN是多通道振弦、温度、模拟传感信号系列数据采集仪,可对32通道振弦频率、32通道热敏电阻或DS18B20温度传感器、32通道模拟量传感器(电流或电压)进行实时在线采集或全自动定时采集存储工作;预留一路可调电源输...

关键字: 振弦采集仪 振弦传感器 工程监测 工程设备 无线网络 解决方案

电动剃须刀作为一种常见的小家电在人们的日常生活中有着广泛的应用,每个男人几乎都会配备一个。电动剃须刀相比传统剃须刀就省事多了,刮得干净效率又高。而且电动剃须刀也更不容易刮伤,相比之下更安全。芯岭技术就有一种基于单片机的智...

关键字: 芯岭技术 方案开发 解决方案 单片机

不知道大家有没有看过萌萌的拍拍灯,颜值超高,还很实用。首先它操作简便,轻拍即可开关灯,光线柔和不刺眼。只要轻轻拍打灯面,暖黄色的灯光就会亮起,在起夜时能帮我们照明,且灯光微弱不刺眼,不用担心会影响舍友休息。还有延时关灯、...

关键字: 芯岭技术 方案开发 解决方案 单片机

XL32F003系列微控制器采用高性能的32位ARM*Cortex*-M0+内核,宽电压工作范围的MCU。嵌入高达64 Kbytes flash和8 Kbytes SRAM存储器,最高工作频率32 MHz。包含多种不同封...

关键字: 方案开发 解决方案 单片机

充电宝一般都是由锂电池芯作为储电模块。差别于商品內部配备的电池,也叫外挂软件充电电池。配备多种多样的开关电源转换头,具备大空间、多功能、体型小、长寿命和可以信赖 等特性,是可随时为手机上、MP3、Mp4、手机上、PDA、...

关键字: 芯岭技术 方案开发 解决方案 单片机

该电热水壶方案是基于单片机控制,该电热水壶是在普通水壶的基础上,增加了温控功能,可以按需求加热到需要的水温。根据不同的水源采用不同的加热方式,40℃适合温奶、60℃适合蜂蜜水、80℃适合花茶、90℃适合咖啡、100℃烧开...

关键字: 芯岭技术 方案开发 解决方案 单片机

摘要:湖南某大型白酒生产企业随着业务发展有了扩大产能的需求,因而实施了三期生产线扩建工程,但现有的污水处理站无法满足产能扩建后的排水要求,必须同步进行废水处理工程的改扩建。现主要介绍了工程改扩建的内容和改造后的运行情况,...

关键字: 厌氧反应 总氮控制 解决方案
关闭
关闭