Verilog HDL 锁存器实现(附代码)
时间:2025-11-09 22:21:57
手机看文章
扫描二维码
随时随地手机看文章
Verilog HDL锁存器实现
目录分类:
-
异步高电平有效
-
异步低电平有效
-
同步高电平有效
-
同步低电平有效
(1)异步高电平有效
module async_latch_H( input C,S, //Set Q to 1, Clear Q to 0 output reg Q); always @(*)begin if(C) Q <= 1’b0; else if(S) Q <= 1’b1; else Q <= Q;end endmodule
(2)异步低电平有效
module async_latch_L( input S, C, //Set Q to 1, Clear Q to 0 output reg Q); always @(*)begin if(~C) Q <= 1’b0; else if(~S) Q <= 1’b1; else Q <= Q;end endmodule
(3)同步高电平有效
module sync_latch_H( input clk, S, C, //Set Q to 1, Clear Q to 0 output reg Q); always @(posedge clk)begin if(C) Q <= 1’b0; else if(S) Q <= 1’b1; else Q <= Q;end endmodule
(4)同步低电平有效
module sync_latch_L( input clk, S, C, //Set Q to 1, Clear Q to 0 output reg Q); always @(negedge clk)begin if(C) Q <= 1’b0; else if(~S) Q <= 1’b1; else Q <= Q;end endmodule





